Energy Dissipation of MMC-HVDC based Onshore Wind Power Integration System with FB-DBS and DCCB

Shuai Cao1,3, Wang Xiang1, Xiaojun Lu1, Weixing Lin2, Kai Zhang1, Jinyu Wen1, and Xin Zhang3

1 State Key Laboratory of Advanced Electromagnetic Engineering and Technology, Huazhong University of Science and Technology, Wuhan 430074, Hubei, China
2 TBEA SunOasis Co., Ltd, Urumchi 830011, Xinjiang, China.
3 School of Electric and Electronic Engineering, Nanyang Technological University, 639798, Singapore

E-mail: xiangwang1003@foxmail.com

Abstract: With the development of HVDC, MMC is seeking its application in onshore wind power integration. AC and DC faults are important issues for the wind power integration system, during which the wind generation system continuously provides wind power and the surplus power may cause overvoltage to sub-modules of MMC. This paper focuses on the energy dissipation during AC and DC faults for the overhead-line MMC-HVDC system integrating large scale wind power. A two-terminal MMC-HVDC system with permanent magnet synchronous generator (PMSG) based wind farm is studied. Hybrid DC current breakers (DCCBs) are employed to interrupt DC fault current and the method based on measuring the rate of change (dv/dt) of terminal MMC dissipation during wind power during faults. Prior studies have been carried out on the installation location of DBS, which is at the onshore side to enable un-interrupted operation of the system during onshore AC faults [18][19]. Another method is to install DBS at the AC side of WFMCC, but the three-phase configuration requires much space. Installing DBS at the DC side of WFMCC, closer to the converter station than the DC reactor, such as the DC chopper configuration is a better choice, which has the simplest topology and least number of power semiconductors, but generates high di/dt and dv/dt during operation and is unable to match high voltage level. The DBS based on distributed resistors has low di/dt and dv/dt, but requires water cooling system [15]. In addition, adopts a droop controller based on DC voltage variation to reduce the power injected into the multi-terminal DC (MTDC) grid by reducing the AC voltage at the integrating point. Although this measure can reduce the power injected into the HVDC system, the surplus wind power still needs to be dissipated. In direct drive permanent magnet synchronous generator (PMSG) based wind farm, using DC choppers to dissipate the surplus power results in increase of footprint and volume of wind power generators [13][14]. Thus, to ensure the safety of converters and DC grids, additional dynamic braking systems (DBS) as disclosed in [15] are proposed to absorb the surplus wind power.

1. Introduction

Driven by the transition from conventional fossil energy towards a renewable and sustainable energy system, the wind power utilization has been acknowledged as one of the most promising approaches [1]-[3]. Till 2018, 591 GW wind power has been installed world widely including both onshore and offshore wind power [4]. Due to the intermittence and fluctuation characteristics of wind power, integration using the modular multilevel converter (MMC) based HVDC is recognized as an efficient scheme [5][6]. There are many commissioned MMC-HVDC based offshore wind farm integration projects, especially in Europe, e.g. the BorWin, DolWin, Helwin and SylWin projects[7]-[9]. However, the offshore wind power integration only possesses about 9% of the global annual market [4]. For China, Brazil and some other countries, the onshore wind power integration accounts for a larger proportion. Different from the offshore wind integration system using submarine DC cables to transmit power, to integrate large-scale inland wind farms from remote areas to the load centre, the overhead lines based transmission is preferred.

For the MMC-HVDC based onshore wind power integration system, once an AC fault happens at the grid side, the active power generated by the wind plants cannot be transmitted to the receiving grids, leading to the increase of DC link voltage[10]. The overvoltage will cause the breakdown of power electronic devices inside the converters. To reduce the injected wind power, coordination control strategies can be designed for the MMC at wind farm side. Reference [11] proposes a cascaded droop control to adaptively reduce the wind power during onshore AC faults. The cascaded droop control adopts the \( v_{ac} \)-\( \dot{v}_{ac} \) droop control for the wind farm side MMC (WFMMC) and the \( v_{dc} \)-P droop control for the wind farms, which speeds up the response time of the system control to AC faults, but all the MMCs are influenced during the fault. Reference [12] proposes the cascaded droop control with the voltage control and current control. To ride-through AC and DC faults without blocking IGBTs, the control of hybrid DCCB and the system fault ride-through (FRT) strategies are properly designed. PSCAD/EMTDC simulations are shown to demonstrate theoretical analysis.
conventional energy dissipation devices adopting a series diode connected resistor scheme have high stress requirements on the switching device.

This paper proposes a full-bridge based dynamic braking system (FB-DBS) cooperating with DCCBs to realize fault ride-through and energy dissipation of the MMC-HVDC based onshore wind power integration system. During DC faults, DCCBs are tripped in a few milliseconds and the FB-DBS will be put into operation to dissipate the surplus power generated by the wind farm. During AC faults, the surplus power is absorbed by FB-DBS.

This paper is organized as follows. Section II introduces the topology of the study system briefly. Section III analyses the operating principle, control strategy and parameter design of FB-DBS. Section IV proposes the control of hybrid DCCB and the fault ride through (FRT) strategies during AC and DC faults. In section V, the simulation results demonstrate the validity of the fault ride through scheme. Conclusions are drawn in section VI.

2. System Configuration

Fig.1 shows the topology of a typical MMC-HVDC based wind power integration system. The wind farm plant is consisted of several PMSGs. Each PMSG is connected to a full-power converter, which is consisted of a generator side VSC (GS VSC) and an integration side VSC (IS VSC). The wind power is transmitted to the power grid through 300 kilometres overhead lines. GSMMC and WFMMC adopt the half bridge MMC topology. In normal operation, the WFMMC is used to control AC voltage of the integration point and the GSMMC is used to control the DC voltage of HVDC link.

3. Structure and Control Design of FB-DBS

3.1. The configuration of FB-DBS

The configuration of FB-DBS is shown in Fig.3. It is composed by serial connection of cascaded FBSMs, a lumped resistor \( r \) and a lumped capacitance \( C_f \). \( V_{df} \) is the voltage produced by full-bridge sub-modules, \( I_{DBS} \) is the current flowing through the arm and \( r \), \( V_{C_M} \) is the voltage of SM capacitor which can be set as zero, \( +V_C \) or \( -V_C \) depending on the operating status of FBSM. The cascaded FBSM is used to control the terminal voltage and instantaneous power of the energy dissipation resistor by adjusting its output voltage to compensate part of the DC line voltage. The lumped resistor \( r \) is used to absorb surplus power during faults. Besides, the lumped capacitance \( C_f \) is used to eliminate the harmonics generated by cascaded FBSM dynamic switching.

During the operating process, the cascaded FBSM controls its output voltage to decline through a preset modulation wave, so that its \( di/dt \) and \( dv/dt \) can be restricted.

Fig.3. The structure diagram of cascaded FBSM

3.2. The operation principle of cascaded FBSM

In normal operation, the sum output voltage of cascaded FBSM \( (V_{df}) \) is controlled equally to the rated DC voltage \( (V_{dcn}) \) to ensure the system power is not absorbed by FB-DBS.

When DC faults happen, the fault line is firstly isolated by DCCBs within 3ms. With the feeding power of wind farm plants, the discharge of WFMMC is not obvious. Then, the DC current and power can be forced into the FB-DBS by
reducing $V_{cf}$. As $V_{cf}$ is determined by states of the fully controlled IGBTs, the power dissipated on $r$ can be controlled by proper operation strategies of the cascaded FBSM. Due to the unidirectional DC current, to avoid continually charging of FBSMs, $V_{cf}$ should maintain a negative value for a period. Under a reasonable control strategy, each of the FBSMs can maintain energy balance during a control cycle $T$. Considering the voltage balance among the sub-modules during the fault, the control cycle $T$ generally adopts a medium frequency (MF) cycle signal (300–500Hz) to meet the requirements of frequent insertion of FBSMs.

When AC faults happen at grid side, DCCBs maintain closed and the unbalanced power causes rise of DC voltage. It will further cause the overvoltage of sub-module capacitors. In this period, FB-DBS is utilized to absorb the unbalanced power to protect MMCs. Its output voltage control principle during AC faults is the same as that during DC faults.

According to the above analysis, several feasible modulation strategies to generate the reference voltage of the cascaded FBSM in this paper are shown in Fig.4. To simplify the calculation and equation derivation, the symmetrical isosceles trapezoidal wave modulation is adopted as shown in Fig.4 (c).

![Fig.4. Available modulation waves for the cascaded FBSM](image)

(a) triangle wave  (b) sine wave  (c) trapezoidal wave

The output voltage of the cascaded FBSM changes periodically between $V_{dcn}$ and $V_0$. To describe the internal and external characteristics of the cascaded FBSM in different stages, its output voltage, instantaneous power and energy in period $T$ are shown in Fig.5.

![Fig.5. The voltage, power and energy of the cascaded FBSM in a period $T$](image)

According to the voltage change of $V_{cf}$, one cycle can be divided into four stages. At the beginning of the first period $[t_0, t_1]$, $V_{cf}=V_{dcn}$ and then $V_{cf}$ is linearly decreased to $V_0$ forcing DC current to flow through the FB-DBS branch, where $V_0$ is a negative value to ensure that the energy absorbed by the cascaded FBSM during $[t_0, t_1]$ can be released by negatively inputting FBSMs in the next stage. In the next stage $[t_1, t_2]$, the cascaded FBSMs generate $V_0$ to release energy into the dissipation resistor $r$ so that the $E_{cf}$ can be controlled zero in one cycle. Then, $V_{cf}$ ascends to $V_{dcn}$ in stage $[t_2, t_3]$, where $t_3$ is the end time of voltage control in one cycle. Thus, the working state of FB-DBS can be changed by controlling $t_3$. When the system is in normal operation, $t_3=0$; when the system is under faults, $t_3$ is rapidly increased to $T$. Besides, $t_{m1}$ and $t_{m2}$ are the instantaneous moment where the voltage of cascaded FBSMs crosses 0, corresponding to the maximum and minimum energy moments of the cascaded FBSM respectively.

From the above analysis, the voltage of the cascaded FBSMs can be derived

$$V_{cf} = \begin{cases} 
V_{dcn} + \frac{V_0 - V_{dcn}}{t_1} t_1 & (0 \leq t < t_1) \\
V_0 & (t_1 \leq t < t_2) \\
V_{dcn} - \frac{V_{dcn} - V_0}{t_1} (t - t_2) & (t_2 \leq t < t_3) \\
V_{dcn} & (t_3 \leq t < T) 
\end{cases} \quad (1)$$

Under ideal conditions, the DC terminal voltage of the WFMMC is the rated DC voltage. The DC current flowing through the DBS can be derived

$$I_{cf} = \begin{cases} 
\frac{V_{dcn} - V_0}{r} t_1 & (0 \leq t < t_1) \\
\frac{V_{dcn} - V_0}{r} & (t_1 \leq t < t_2) \\
\frac{V_{dcn} - V_0 - V_{dcn}(t - t_2)}{r} & (t_2 \leq t < t_3) \\
0 & (t_3 \leq t < T) 
\end{cases} \quad (2)$$

To maintain energy balance in the cascaded FBSMs, the energy storage should equal to zero in one cycle, which can be obtained

$$\sum E_{cf} = \int_0^{t_1} \left[ V_{dcn} + \frac{V_0 - V_{dcn}}{t_1} t_1 \right] dt + \int_{t_1}^{t_2} \left[ V_{dcn} - V_0 - \frac{V_{dcn} - V_0}{t_1} (t - t_2) \right] \frac{V_{dcn} - V_0}{r} dt = 0 \quad (3)$$

In the isosceles trapezoid modulation of arm voltage, it can be derived

$$t_2 = t_3 - t_1 \quad (4)$$

Substituting (4) into equation (3), it can be derived

$$t_1 = \frac{3V_{cf} t_3}{4V_0 - V_{dcn}} \quad (5)$$

According to Fig.5, $t_3 > t_1$. Substitute it into equation (5):

$$\frac{1}{2} V_{dcn} < V_0 < 0 \quad (6)$$

In condition of $V_{dcn}=640kV$, the inner relationship between $t_1$, $V_0$ and $t_3$ is shown in Fig.6.
Defining duty cycle $D_{sy}$ as $t_3/T$, the trapezoidal wave of the cascaded FBSM output voltage signal can be realized by the algorithm of Fig. 7.

First, the specific moment of $t_1$, $t_2$, and $t_3$ are determined according to the four input signals $D_{sy}$, $T$, $V_0$, and $V_{dcn}$. If $D_{sy}>0$, calculate the output voltage of the cascaded FBSM according to the segmentation function (1). Otherwise, the output voltage directly outputs the rated DC voltage $V_{dcn}$.

Combining equations (7) and (8), it can be seen that $V_{dc}$ is directly affected by $D_{sy}$. Thus, $D_{sy}$ can be derived through the proportional-integral (PI) regulator by detecting the changes of $V_{dc}$.

In normal operation, the DC voltage is controlled around the rated value and the duty cycle generator finally outputs 0 after passing through the limiter. When the DC line voltage rises, $V_{dc_{lim, DBS}}$ will exceed the threshold $V_{dc_{lim}} (1.05pu)$. The deviation is sent to a PI controller to generate $D_{sy}$, which is limited in the range of 0-1.

Under the trapezoidal modulation mode, FBSMs are periodically charged and discharged, so there is a deviation between each $V_{sy}$ and the rated value $V_{c_{avg}}$ which affects the cascaded FBSM output voltage $V_{cf}$. According to the structure of cascaded FBSM, there is:

$$V_{cf} = V_{c_{avg}} + \sum\frac{V_{si}}{N_{cf}}$$

Define the $V_{c_{avg}}$ as the average capacitance voltage of the cascaded FBSMs, as shown below.

$$V_{c_{avg}} = \frac{\sum V_{si}}{N_{cf}}$$

where $N_{cf}$ is the number of the cascaded FBSMs. Thus, combining equation (7), (10) and (11) can obtain:

$$rC_{fb}V_{cm}\frac{dV_{c_{avg}}}{dt} + V_{cf} = V_{dc}$$

When the trapezoidal wave generator starts to operate according to the signal $D_{sy}$, the system power is rebalanced. In a given operating state, the small signal equation can be obtained from (12):

$$rC_{fb}V_{cm}\frac{d\Delta V_{c_{avg}}}{dt} + \Delta V_{cf} = 0$$

Thus, an average capacitor voltage control is utilized to suppress the deviation of the cascaded FBSM output voltage:

$$\Delta V_{cf} = K_{p2}(V_{c_{avg} - 1})dt + K_{p1}(V_{c_{avg} - 1})$$

In Fig. 8, the deviation between 1 and $V_{c_{avg}}$ is fed into a PI controller to generate the offset voltage. By adding a negative compensation at $V_{cm_{ref}}$ (under the situation that cell capacitor voltages are higher than reference), the number of negatively inserting SMs can be increased, which will make the cell capacitor voltages reduce, and vice versa. The final reference voltage of full-bridge arm, $V_{arm_{mod, ref}}$, uses nearest level modulation (NLM) and cell capacitor voltage balancing control to generate switching pulse and the arm outputs the desired $V_{arm}$.
3.4. The parameter design of the FB-DBS

As for the parameter design of the FB-DBS, the number of cascaded sub-modules \( N_f \), the cell capacitance \( C_{fb} \) and the energy dissipation resistance \( r \) are important factors. These values determine the cost, cell voltage ripple and allowable current and voltage of FB-DBS.

\( N_f \) is determined by the rated DC voltage of HVDC system \( V_{dcn} \) and the rated voltage of semiconductors \( V_{in} \) in the FBSM. It can be calculated as:

\[
N_f = \frac{V_{dcn}}{V_{in}} \quad (15)
\]

As \( C_{fb} \) directly affects the capacitor voltage fluctuation and construction cost of FB-DBS, it is essential to select the proper capacitance. The SM capacitance voltage ripple can be derived from the maximum energy fluctuation of the cascaded FBSM, which is corresponding to the \( \Delta E \) in Fig.5.

The maximum and minimum energy of the cascaded FBSM are

\[
\begin{align*}
E_{max} &= \int_{t_2}^{t_1} (V_{dcn} + \frac{V_{dcn} - V_0}{T_1} \cdot t) - (V_{dcn} - V_0) \cdot \frac{r}{T_1} \cdot dt \\
E_{min} &= \int_{t_2}^{t_1} (V_{dcn} + \frac{V_{dcn} - V_0}{T_1} \cdot t) - (V_{dcn} - V_0) \cdot \frac{r}{T_1} \cdot dt
\end{align*}
\]

where

\[
\begin{align*}
t_1 &= \frac{V_{dcn} \cdot t_1}{V_{dcn} - V_0} \\
t_2 &= \frac{V_{dcn} \cdot t_2}{V_{dcn} - V_0}
\end{align*}
\]

The maximum energy fluctuation of FBSM can be then calculated as:

\[
\Delta E = \frac{1}{2} C_{fb}[V_e^2(1 + \varepsilon)^2 - V_e^2(1 - \varepsilon)^2] \quad (18)
\]

Thanks to the sub-module sorting and voltage equalization algorithm, the capacitance voltage fluctuation of each FBSM is considered to be approximately the same, and the relationship between the capacitor voltage and the energy of the cascaded FBSM is obtained as:

\[
\Delta E = \frac{E_{max} - E_{min}}{N_f} \quad (19)
\]

Considering the most serious case where the duty cycle \( D_{cy} = 1 \), substitute equation (5), (16)-(18) into equation (19):

\[
C_{fb} \approx \frac{2V_{dcn}^2 \cdot V_0 \cdot T}{(4V_0 - V_{dcn}) \cdot r V_{dcn}^2 N_f (V_{dcn} - V_0)} \quad (20)
\]

In equation (20), all parameters have been obtained except \( \varepsilon \) and \( r \). The design of \( r \) is analyzed below.

According to (1) and (2), the voltage, power and energy of \( r \) in a period \( T \) can be depicted as shown in Fig.9. Voltage drop on \( r \) can be described as \( V_r = V_{dcn} - V_{ref} \), which rises from zero to \( V_{dcn} - V_0 \). \( V_r \) can be designed as:

\[
V_r = \left\{\begin{array}{ll}
0 & \text{if } 0 < D_{cy} < 1 \text{; When } D_{cy} = 1, \text{ all the wind power is consumed by } r; \text{ When } 0 < D_{cy} < 1, \text{ FB-DBS dissipates part of wind power. The energy absorbed by } r \text{ is calculated as:}
\end{array}\right.
\]

\[
\sum E_r = 2V_0^2 \int_{t_1}^{t_2} \frac{V_{dcn} - V_0}{t_1} \cdot t^2 \cdot dt + \frac{(V_{dcn} - V_0)^2}{r} \cdot (t_1 - t_2) \quad (21)
\]

And equation (22) can be obtained by substituting equation (5) into equation (21):

\[
\sum E_r = \frac{(V_{dcn} - V_0)^2}{r} \cdot \frac{V_{dcn}}{r} \cdot \frac{V_{dcn}}{V_{dcn} - 4V_0} \quad (22)
\]

Therefore, the absorbing power of \( r \) can be depicted as:

\[
P_r = \frac{(V_{dcn} - V_0)^2}{r} \cdot \frac{V_{dcn}}{V_{dcn} - 4V_0} \quad (23)
\]

The value of \( r \) can be designed as:

\[
C_{fb} \approx \frac{2V_{dcn}^2 \cdot V_0 \cdot T}{(4V_0 - V_{dcn}) \cdot r V_{dcn}^2 N_f (V_{dcn} - V_0)} \quad (20)
\]

In equation (20), all parameters have been obtained except \( \varepsilon \) and \( r \). The design of \( r \) is analyzed below.

According to (1) and (2), the voltage, power and energy of \( r \) in a period \( T \) can be depicted as shown in Fig.9. Voltage drop on \( r \) can be described as \( V_r = V_{dcn} - V_{ref} \), which rises from zero to \( V_{dcn} - V_0 \). In \([t_1, t_2] \), \( V_r \) maintains \( V_{dcn} - V_0 \). From \( t_2 \), \( V_r \) descends to zero and \( r \) completes the power dissipation process at \( t_3 \).
where $P_{dc}$ is the rated DC power.

Substituting equation (24) into equation (20) and considering the constraint of sub-module capacitor voltage ripple $\varepsilon$, the appropriate sub-module capacitance value can be obtained.

Due to the large harmonics of the wind farm and MMC feeding current to the FB-DBS during DC fault, the DBS needs to install a DC filter $C_f$ to avoid harmonic disturbance and the potential controller disorder. The stored energy in $C_f$ during a charge and discharge cycle is:

$$0.5C_f(V_{max}^2-V_{min}^2) = P_{dc} \cdot T$$

(25)

Simplifying equation (25), $C_f$ is determined as:

$$C_f = \frac{P_{dc} \cdot T}{2\varepsilon V_{dc}^2}$$

(26)

In summary, once the parameters $T$, $P_{dc}$, $V_{dc}$, $V_0$ and $\varepsilon$ are known, all components of the FB-DBS can be determined. The FB-DBS can automatically dissipate transient wind energy during AC and DC faults, and its operation does not depend on the communication system as only local detection signals are needed. Moreover, the smoothly controlled $dV/dt$ and $dV/dt$ bring a lower EMI to surroundings.

### 4. Control of Hybrid DCCB and The System FRT Strategy

#### 4.1. Control of hybrid DCCB

Equivalent modeling of the hybrid DCCB depicted in Fig.2 is shown in Fig.10. The main branch is implemented by a fast mechanical dis-connector $S_1$ with a 2ms break delay and a LCS. It allows residual current $I_{res}$ with a typical value of 0.01kA. The commutation branch is equivalent by IGBTs and anti-parallel diodes. The absorption branch adopts the MOV model provided by PSCAD.

![Fig.10. Control logic of hybrid DCCB](image)

Denote $K_{ord}$ as the upper level command signal sent into DCCB. $K_{ord}=1$ represents that the DCCB is turned on, while $K_{ord}=0$ indicates that the DCCB is turned off. To detect DC faults, a travelling wave measuring method based on line side DC voltage change rate [21] is used in this paper, as the dashed frame shows in Fig.10. When $dV_{dc}/dt$ is larger than the setting threshold $dV_{dc}/dt_{lim}$, the system judges an occurrence of DC fault and DCCB can be tripped immediately.

In the normal operation ($K_{ord}=1$), $S_1$ is closed after $T_{unc}$ (with a typical value of 2ms) delay and then $T_1$ and $T_2$ are conductive. Since the on-state resistance of $T_1$ branch is far lower than $T_2$ branch, almost entire $I_{res}$ passes through $T_1$ path, which guarantees the low loss of DCCB.

When $K_{ord}=0$, $T_1$ is firstly turned off, then $I_{unc}$ starts to decrease while $I_{res}$ increases. $T_{max}$ drops below $I_{max}$, $S_1$ is completely opened after 2ms delay. Then $T_2$ is turned off and the current is forced to flow into the MOV arrestor branch. At last, $I_{res}$ decreases to zero and DCCB accomplishes opening procedure. When $K_{ord}=1$, $T_2$ is firstly turned on. Then $S_1$ and $T_1$ are closed successively. According to the analysis above, the control logic can be describe as shown in equations (27)-(29):

$$T_1 = K_{ord} \text{ AND } S_{1b}$$

(27)

$$T_2 = K_{ord} \text{ OR } S_{1b}$$

(28)

$$S_1 = \{K_{ord} \text{ OR } (I_{unc} > I_{res})\} \text{ AND } T_2$$

(29)

where $S_{1b}$ denotes the state of $S_1$.

#### 4.2. AC and DC FRT strategies of the wind power integration system

When AC faults happen at grid side, the DC fault current is lower than the rated value and the DC voltage rise caused by unbalanced power will not trigger DCCBs, so that DCCBs will not trip. If DC faults happen, the DCCBs should be quickly triggered to isolate the fault line and then FB-DBS activates to absorb surplus wind power. During the opening state of DCCBs, the WFMMC remains operating and supporting the AC voltage of the PCC. Overall, the AC and DC faults ride-through strategies of the wind power integration system are shown in Fig.11.

![Fig.11. AC and DC FRT strategies of the wind power integration system](image)

Assuming an AC fault occurs at the valve side of GSMMC, as the wind power is continuously transmitted to HVDC link, the unbalanced power of GSMMC brings about rise of DC voltage. When the DC voltage exceeds the threshold of 1.05pu, FB-DBS switches on to absorb the wind power. The dissipation resistor $r$ should be able to tolerate the maximum voltage during faults. Considering that the overvoltage of HVDC line is in the range of 1.2pu, the maximum withstands voltage of $r$ should be no less than,

$$V_{max} = 1.2 \cdot V_{dc} - V_0$$

(30)

After the fault is eliminated, FB-DBS gradually reduces its absorbing power and then the system recovers power transmission.

In case of a DC fault, DCCBs will be immediately tripped (within 3ms) as the $dV_{dc}/dt$ exceeds the setting threshold modulus $dV_{dc}/dt_{lim}$, and then the power transmission only exists between wind power plants and WFMMC. Once the FB-DBS switches on, most of the wind energy is absorbed by FB-DBS. Assuming the DC fault is non-permanent, after
the fault current is isolated, DCCBs will reclose after deionization time, typically 200ms, and the system recovers to normal operation quickly.

5. Simulation Verification

5.1. Parameters of the simulated system

Fig.1 is built on PSCAD/EMTDC. According to equations (20), (24) and (26), parameters of the simulated system including $C_{fb}$, $C_p$, and $r$ are listed in Table 1. The constants and thresholds in the system are shown in Table 2.

![Parameter Diagram](image1)

Table 1. System parameters

<table>
<thead>
<tr>
<th>parameters</th>
<th>value</th>
</tr>
</thead>
<tbody>
<tr>
<td>MMC rated power (MVA)</td>
<td>1000</td>
</tr>
<tr>
<td>Rated wind power (MVA)</td>
<td>1000</td>
</tr>
<tr>
<td>Rated DC voltage (kV)</td>
<td>±320</td>
</tr>
<tr>
<td>AC output voltage of wind farm (kV)</td>
<td>230</td>
</tr>
<tr>
<td>The length of overhead line (km)</td>
<td>300</td>
</tr>
<tr>
<td>DC reactor $L_r$ (mH)</td>
<td>130</td>
</tr>
<tr>
<td>SM capacitance of MMC (μF)</td>
<td>4888</td>
</tr>
<tr>
<td>Number of SMs per arm of MMC</td>
<td>200</td>
</tr>
<tr>
<td>Number of FB SMs in DBS</td>
<td>160</td>
</tr>
<tr>
<td>SM capacitance of FB-DBS (μF)</td>
<td>4000</td>
</tr>
<tr>
<td>Lumped capacitance of FB-DBS (μF)</td>
<td>50</td>
</tr>
<tr>
<td>The dissipation resistor $r_f$ (Ω)</td>
<td>327</td>
</tr>
<tr>
<td>FBSM capacitor voltage ripple $e$</td>
<td>0.05</td>
</tr>
</tbody>
</table>

Table 2. Constants and thresholds of the system

<table>
<thead>
<tr>
<th>parameters</th>
<th>value</th>
<th>parameters</th>
<th>value</th>
</tr>
</thead>
<tbody>
<tr>
<td>$I_{fin}$ (kA)</td>
<td>2.315</td>
<td>$dV/dt_{lim}$</td>
<td>500</td>
</tr>
<tr>
<td>$I_{smax}$ (kA)</td>
<td>1.67</td>
<td>$V_0$ (kV)</td>
<td>-128</td>
</tr>
<tr>
<td>$V_{max}$ (pu)</td>
<td>1.4</td>
<td>$T_s$ (s)</td>
<td>0.002</td>
</tr>
</tbody>
</table>

5.2. System response to AC fault

A temporary three-phase AC fault lasting 0.1s is applied at $F_1$ at 1.2s, as shown in Fig.1 of GSMMC. Fig.12 and Fig.13 show the system response to AC fault.

![Diagram of AC fault response](image2)

Fig.12 (a)-(d) respectively shows the duty cycle, the voltages of the cascaded FBSM and the lumped resistor, SM voltages of the FBSMs and the power dissipated by the lumped resistor. Operation of the DBS is in accordance with the analysis of section 3. When the AC three-phase fault occurs, the duty cycle will increase to 1 after DC voltage exceeds 1.05pu, as shown in Fig.13 (a). The voltage of cascaded FBSMs and the voltage across dissipation resistor $r$ are presented as trapezoidal in Fig.13 (b). Cell capacitor voltages can be balanced around the ripple of 5%, as shown in Fig.13 (c). During the fault, the surplus wind power can be totally absorbed by DBS as shown in Fig.13 (d). After the fault clearance, duty cycle and wind power absorbed by DBS decrease down to zero, and cell capacitor voltages go back to 1.0pu finally.

![Simulation waveforms](image3)
current brings a spike in DC voltage. Then, the DC voltage can maintain 1.0pu after DCCBs break off completely and will restore to around 1.0pu at 1.8s after DCCBs reclose. Fig.14 (c) shows the active power of GSMMC decreases to zero after turning off of DCCBs. Fig.14 (d) shows the peak value of DC current of the overhead line is 2.6pu. The DC current decreases to zero after DCCBs are tripped and recovers to rated value after reclosure of DCCBs.

Fig.13. Simulation waveforms of DBS under the AC fault

5.3. System response to DC fault

Fig.1, a pole-to-pole DC fault is set at $F_2$. The fault occurrence time is 1.2s, and its duration is 0.1s. DCCBs are tripped after detecting the DC fault and wait for 200ms to reclose.

Fig.14 (a) shows that DC line voltage of DCCB GP and DCCB GN drops to zero and reverse polarity because of the overhead line flashover discharge. And then it oscillates at high frequency because the overhead line has a low value of capacitance to earth. Fig.14 (b) shows that the DC voltage of GSMMC drops to 0.78pu at 2.5ms after the fault occurred. When DCCBs have tripped, the rapid attenuation of DC voltage gradually.

Fig.15 shows the response of WFMMC during pole-to-pole DC fault and reclosing period. Fig.15 (a) shows that the DC voltage of WFMMC firstly reduces to 0.87pu and after isolation of DC fault current, it rises to 1.2pu because of the surplus wind power from PMSG wind power plants. Meanwhile, DBS is put into operation to dissipate wind power and then the DC voltage declines and fluctuates around 1.05pu. After reclosing at 1.4s, it recovers to normal value gradually. Fig.15 (b) shows that arm current increases to 1.58pu of rated peak value because of the increase DC component. The peak value of arm current remains within
twice times of the rated value, which guarantees the uninterrupted operation of WFMMC. Fig.15 (c) shows the received wind power of WFMMC. Fig.15 (d) shows that the AC current of phase A stays unchanged because WFMMC still can control its AC side current at an unblocking status.

![Fig.15. Simulation waveforms of WFMMC under the DC fault](image)

Fig.16 shows the response of DBS and DCCB during DC fault at $F_2$. Fig.16 (a) shows that the duty cycle increases after DCCBs are tripped and DBS begins to absorb the surplus wind power. Voltage of the cascaded FBSMs and voltage across the dissipation resistor are both trapezoidal as shown in Fig.16 (b). Cell capacitor voltages are controlled around the ripple of 5% as shown in Fig.16 (c). After reclosure of DCCBs, the duty cycle decreased to zero, and cell capacitor voltages recover to 1.0pu gradually. The energy absorbed by MOV in Fig.16 (d) is no more than 7.1MJ.

![Fig.16. Simulation waveforms of DBS and DCCB under the DC fault](image)

6. Conclusion

In this paper, an energy dissipation device, FB-DBS, is designed to absorb the surplus wind power during AC and DC fault in MMC-HVDC wind power integration system. Based on the analysis of the operating principle of FB-DBS, comprehensive control strategies and parameter design of the FB-DBS are proposed. The FB-DBS can operate without communication system for only local detection signals are in need, and the smoothly controlled $di/dt$ and $dv/dt$ bring a lower EMI to surroundings. A travelling wave method based on measuring the rate of change of line side DC voltage is adopted to trip hybrid DCCBs to interrupt DC fault current rapidly and correctly. Besides, the control of hybrid DCCB and the system FRT strategies during AC and DC faults are proposed. The simulation shows that FB-DBS can suppress the peak arm current within 1.5pu under the DC fault and
maintain the DC link voltage in the range of 1.2pu under AC fault.

7. Acknowledgments

This work is sponsored by the National Key Research and Development project (2018YFB0904600).

8. References


